# Lab 2: Block Ram and FIFOs in Memory

This lab implements a FIFO using Block RAM (BRAM) on the BASYS 3 Artix-7 Board through VHDL code written in Vivado. The lab procedure is split into two tasks. In Task 1, I created a custom-designed controller for an 8-bit wide, 16-word long FIFO memory design using a single-port BRAM-based IP in Vivado. In Task 2 I utilized a FIFO included on the Artix-7 FPGA to accomplish the same objective as Task 1. For both tasks my code displays the read/write mode and storage status on LEDs, as well as the address and corresponding data on the 7-segment displays.

# Mark Lee ECE 357 October 10, 2019

| Party K5      | off by    |  |
|---------------|-----------|--|
| TA Date:      | Easter VM |  |
| TA Signature: |           |  |

### Introduction

Computer and electrical engineers are expected to be adept at hardware design, especially when it comes to memory and data storage, one of the most central functions of a computer. Therefore, as a part of their education, electrical and computer engineering students work quite a bit with various memory hardware and all of its associated characteristics. This lab explores the memory resources available on the Artix-7 FPGA. Distributed memory is implemented using hardware traditionally used to execute logic (e.g., flip-flops) and is not specifically designed to function as memory. In contrast, Block RAM (BRAM) is a memory array inherent to the FPGA board that is specifically meant to store data. BRAM on 7 series FPGAs includes a capacity of up to 36 Kbits of data, programmable FIFO logic, optional error-correction capabilities, and overall a high level of customization available. One feature of this customization is programmable data width; for this lab we use a BRAM with read/write width 8 and depth 16. We also utilize/implement a synchronous (single-clock) FIFO that provides the storage flags full, empty, almost full, and almost empty.

This lab exercise focuses on BRAM usage in VHDL and on the BASYS3 board. The goal of this lab exercise is twofold. Task 1 involves implementing a FIFO memory module 8 bits wide and 16 words long using a single-port synchronous BRAM module located in the Vivado IP catalog. This customized BRAM is to then be instantiated in VHDL code that tracks the read/write addresses and displays them (along with the data at those addresses) on the 7-segment display on the BASYS3 board. 6 LEDs show read/write mode and the 4 storage flags, while the inputs consist of 8 data switches and 1 read/write mode switch. The Block RAM module is synchronized with a pushbutton on the FPGA.

Task 2 is almost identical to Task 1, but instead of implementing a custom FIFO memory controller, the objective is to use a pre-existing FIFO module on the FPGA. The result of this task should mimic the functionality of Task 1, except the address is not displayed on the 7-segment display.

By accomplishing these tasks, electrical and computer engineering students will obtain a higher degree of competency and versatility in their manipulation of memory resources on FPGAs and similar devices.

### Procedure

The Lab 2 writeup seemed both fascinating and challenging from the start. I have a limited amount of experience employing memory hardware, so before beginning to write any code I researched the memory resources available on the FPGA via Youtube and the Xilinx memory reference guide. Once I had a good idea of how BRAM and FIFOs operated, I instantiated a single-port Block RAM into my project from the IP catalog. Then I dredged up my debounced pulse code from ECE 255, because the design specifications required that the BRAM be clocked by the center button on the BASYS3 board. Once I included both these things as components into my main VHDL code, I began formulating the logic to complete Task 1. I first focused on the 7-segment displays. Lines 59-110 of the Task 1 code (located at the end of this report) represent the first portion of code following the instantiation of the components and entity/architecture declarations. I copied this code from Lab 1, as it efficiently alternates the four 7-segment displays with the proper data. It does this by dividing the clock rate (100 MHz) to 10ms per anode, causing the displays to alternate lighting up faster than the human eye can notice. The depicted data on the right two displays is the 8-bit read/write data -- shown in binary coded decimal (BCD) -- and the leftmost display shows the address at which the data is located (in hex). The next process (lines 114-123) updates the current memory address displayed on the 7-segment display, depending on whether the system is in read mode or write mode. The next process (lines 125-147) is the "main" process of the code, incrementing the read/write memory "pointers" whenever the button is pressed. The final notable portion of code is the process from lines 149-194, which features several comparisons to determine which flags to display on the LEDs (read, write, full, empty, almost full, almost empty). After several hours of debugging, I finally secured a functioning result on my board.

Task 2 was thankfully a bit easier than Task 1, or at least less time consuming. Most of my code (which is located below the Task 1 code at the end of the report) is the same or similar to the VHDL code of Task 1. The major difference is that instead of implementing the FIFO logic myself (keeping track of the read/write addresses, updating the full/empty flags, etc.), I utilized the built-in FIFO generator within the Vivado IP library. This nifty module takes care of the status flags for me, and so I don't have to worry about writing as much logic. The first 60

lines of code are relatively the same, except that I instantiate a FIFO generator as a component instead of Block RAM. The 7-segment logic is mostly the same, so the next real difference in code arrives at lines 118-142, where I tweak the LED flags generated by the FIFO module, as they weren't quite right originally. Often, the LEDs would display the empty/almost empty and full/almost full LEDs at the same time, which is of course impossible and incoherent, so I wrote this process to generate the right output. Lines 144-152 update the displayed data on the 7-segment displays, and the final process (lines 154-168) toggles the read/write mode output and the read/write enable for the FIFO whenever the button is pressed.

That's essentially all there is to my VHDL code. Much of the code between the two programs is the same as Task 1 and Task 2 accomplish nearly the same operation on the board. The method of implementation is all that is different, and using these different approaches has increased my proficiency in using the memory resources available on the FPGA.

# Results

The simulation for Tasks 1 and 2 is shown below in Figure 1. Since Task 1 and Task 2 are so similar, this simulation -- along with the successful performance of my implementation during lab hours -- should suffice to prove the correctness of my design. The main features of this simulation are the 8 input bits (the 8-bit vector "input\_sim") and the full/empty flags (the 6-bit vector "status\_sim"), which correspond to the vectors "input" and "status\_flags" in my main code. For clarity, the bits in "status\_sim" from 5 to 0 are read, write, full, empty, almost full, and almost empty, like in the lab instructions. It can be observed that there are 20 cycles of the pushbutton BTNCC\_sim. I chose to do 16 consecutive writes to show the accuracy of the full/empty/almost full/almost empty flags, then do 4 reads to show that it works in the opposite direction. Before the first write, status\_sim(2) (empty) is set to '1', then once the second write occurs then status\_sim(0) (almost empty) is set to '1'. Once the 16-word memory module is full, it can be seen that the full/almost full flags work in a similarly correct manner. Also note that the enable bit is write ('1') for 16 cycles, and that everything works as it's supposed to.

The simulation code for this lab can be found at the very end of the lab report, following the Task 1 Code and Task 2 Code sections. As previously stated, I fed 16 consecutive writes

followed by 4 consecutive reads into the Task 1 code. For simplicity, I fed the input data over the 16 writes from values 0-15, and over the 4 reads from values 0-3. The simulation data applies to pretty much both tasks, especially after I fixed that problem in Task 2 with multiple LEDs shining at the same time. The cathode values from bits 6 to 0 can be seen at the very bottom of Figure 1, kind of squished in there. I didn't think they were that important to show, but they are also correct for the given input data.



Figure 1. Simulation data for Task 1 and Task 2.

# **Conclusions**

My implementation of Task 1 was perfect, and my implementation of Task 2 was almost perfect. The only hiccup in my design and code for Task 2 is that when switching from a write to a read, the output data for the first read lags behind by one cycle -- however, the address is correct (weird error, right?). I spent a fair bit of time trying to fix it, but I couldn't quite conquer the problem, and ultimately decided to cut my losses and move on from the quandary. This error was small, though, and for the most part my implementation was quite good. My code is clean, fairly efficient, concise, well-formatted, and thoroughly commented. However, I recognize that I

definitely have room for improvement. I could have made my simulation more rigorous by alternating more between reads and writes. Additionally, in my Task 1 code I suspect that the last process statement has a few redundant comparisons when checking the read and write pointers for equality (i.e, I think there are a couple cases where I evaluate the same condition twice, such as when read\_sig equals write\_sig, read\_sig equals write\_sig + 1, etc.). More generally, another aspect of VHDL and Vivado that I need to improve upon is writing simulations before uploading my code to the BASYS3 board. I often fail to resist the temptation to code a whole program and debug it via observing what's going wrong on the FPGA. If I break this bad habit, I can save myself a great deal of time and headache, and also take advantage of what simulations provide, which is comprehensive insight into how the code will work. Most significantly, I need to start on these labs earlier, as I have a tendency to procrastinate very badly, and this often results in a painful late-night scramble to finish the lab report.

Potential improvements aside, I also ran into a few issues while completing this lab. First was the conceptual hurdle of understanding what Block RAM and FIFOs were on the FPGA and how they operated. Then, as always when working with VHDL, I encountered a bunch of weird errors during elaboration/synthesis/implementation that I either fixed by overriding it in the .xdc file or by altering my coding approach entirely. I already mentioned my issue with the LEDs in Task 2, so I won't divulge much more on that, any more than the fact that it was a soul-draining experience. Lastly, as I already alluded, I am not great at writing simulations, so I had to spend a long time just figuring out how to include the signals in the simulation file. Writing testbenches is a skill that I have to practice at to progress.

Overall, I'm really pleased with the outcome of this lab. I put a lot of time and effort into getting my code to work, during which I learned much about VHDL and the various mechanisms of Vivado and the BASYS3 board. I feel much more comfortable with VHDL components, writing simulations (although I still need more practice), and using the Vivado IP catalog. Most of all, I have a much more profound understanding of the memory resources available on the FPGA, and how memory operates on the most fundamental level.

Task 1 Code

```
Project Summary
                × Schematic
                              × Lab2 Part1.vhd *
                                                  × CLK_Component.vhd
                             ■ × //
                     ECE 351/357 Lab 2 11 October 2019
  2 ! --
  3 : -- This VHDL program utilizes a Block RAM memory module from the
  4 ! -- Vivado IP catalog to implement a FIFO structure. I use a debounced
  5 ! -- pulse from a button on the BASYS3 board to clock the reading and
  6 ← -- writing of data.
  7
 8 ;
    library IEEE;
  9 use IEEE.STD LOGIC 1164.ALL;
 10 ! use ieee.numeric std.ALL;
 11 use ieee.std logic unsigned.all;
 12
 13 □ entity Lab2 Part1 is
 14
         Port ( enable, BTNCC, CLKK: in std logic;
 15
                input: in std logic vector (7 downto 0);
                status flags: out std logic vector (5 downto 0);
 16
 17
                Anodes: out std logic vector (3 downto 0);
 18
                Cathodes: out std logic vector (6 downto 0)
 19
         );
 20 end Lab2 Part1;
 21
 22 - architecture Behavioral of Lab2 Part1 is
 23
 24 ; signal DB pulse: std logic;
 25 ;
     signal enable sig: std logic := '1';
 26 1
     signal sig: std logic := '0';
     signal read sig: std_logic_vector(3 downto 0) := "0000";
     signal write sig: std logic vector(3 downto 0) := "0000";
 28
     signal full status: std logic vector(5 downto 0) := "100100";
 29 1
     signal wea sig: std logic vector (0 downto 0);
 31
     signal address: std logic vector(3 downto 0) := "0000";
 32
     signal output: std logic vector (7 downto 0);
     signal LED BCD: std logic vector (3 downto 0);
 33
     signal counter: std logic vector(19 downto 0);
 34
 35
```

```
port (CLK, BTNC: in std_logic;
 38 1
             DB: out std logic);
 39
 40 ⊕ end component;
 41
 42 © COMPONENT blk mem gen 0
 43
        PORT (
 44
          clka : IN STD LOGIC;
 45
          ena : IN STD LOGIC;
 46
          wea : IN STD LOGIC VECTOR (0 DOWNTO 0);
          addra : IN STD LOGIC VECTOR (3 DOWNTO 0);
 47
 48
          dina : IN STD LOGIC VECTOR (7 DOWNTO 0);
 49
          douta : OUT STD LOGIC VECTOR (7 DOWNTO 0)
      );
 51 @ END COMPONENT;
52 ;
 53 begin
 54 !
           --Instantiate the debounced pulse functionality and Block RAM component
 55 ;
           CLK Component : DB CLK port map(CLK => CLKK, BTNC => BTNCC, DB => DB pulse);
 56 🖨
           BRAM : blk mem gen 0 PORT MAP (clka => DB pulse, ena => enable sig, wea => wea sig,
 57 ℮
                   addra => address, dina => input, douta => output);
 58 ;
 59
           --Increment counter until counter(18) changes value --> approximately 10ms has passed
 60 ⊖
          process (CLKK)
 61 ;
          begin
 62 🖨
               if (rising_edge (CLKK)) then
 63 !
                   counter <= counter + 1;
 64 🖨
               end if;
 65 🖨
           end process;
66 ;
67
        --When the value for LED BCD changes, change the output on the display
68 🖨
       process (LED BCD)
69
       begin
          case LED BCD is
              when "0000" => Cathodes <= "0000001"; -- "0"
72
              when "0001" => Cathodes <= "1001111"; -- "1"
             when "0010" => Cathodes <= "0010010"; -- "2"
74
              when "0011" => Cathodes <= "0000110"; -- "3"
             when "0100" => Cathodes <= "1001100"; -- "4"
76
             when "0101" => Cathodes <= "0100100"; -- "5"
             when "0110" => Cathodes <= "0100000"; -- "6"
78
             when "0111" => Cathodes <= "0001111"; -- "7"
             when "1000" => Cathodes <= "0000000"; -- "8"
79
             when "1001" => Cathodes <= "0000100"; -- "9"
when "1010" => Cathodes <= "0000010"; -- "A"
81
82
             when "1011" => Cathodes <= "1100000"; -- "b"
83
              when "1100" => Cathodes <= "0110001"; -- "C"
84
              when "1101" => Cathodes <= "1000010"; -- "d"
85
              when "1110" => Cathodes <= "0110000"; -- "E"
              when "1111" => Cathodes <= "0111000"; -- "F"
86
```

36 : -- Instantiate the debounced pulse functionality and Block RAM component

37 ♥ component DB CLK

87

89 🖨

90 5

when others =>

end case;

end process;

```
90 ;
 91 0
          --When 10ms has passed, alternate displays. The leftmost display
          --shows the address, and the right two displays show the read/written
 92 ;
 93 🖨
           --data in binary coded decimal (BCD)
 94 🕏
          process (counter (18))
 95
          begin
 96 🕁
             case counter(19 downto 18) is
 97 🖨
                  when "00" =>
 98 ;
                      Anodes <= "1110";
                      LED_BCD <= output (3 downto 0);
 99 0
                  when "01" =>
                      Anodes <= "1101";
                     LED_BCD <= output(7 downto 4);</pre>
                  when "10" =>
                      Anodes <= "0111";
104 !
                      LED BCD <= address;
                  when others =>
                     Anodes <= "0111";
                      LED BCD <= address;
              end case;
          end process;
          --Update the address and read/write signals when enable
          --changes and the read/write signals change
114 👨
          process(enable, read_sig, write_sig)
          begin
116 🕏
              if(enable = '0') then
                  address <= read_sig;
wea_sig <= "0";
118
119
              else
120 |
                 address <= write_sig;
                 wea_sig <= "1";
             end if;
          end process;
124
 124
           process is
126
127
               wait until falling_edge(DB_pulse);
               if(enable = '0') then sig <= '0';
 129 🖨
 130
131
                   \mbox{--}\mbox{If the memory is not empty on read, read the value}
                   --from memory and increment the read pointer if(full_status(3 downto 0) /= "0100") then
 134 ⊖
                      read_sig <= read_sig + 1;
                   end if;
 136 🖨
 137
138
               else
                   sig <= '1';
 140 !
 141 🕏
                    --If the memory is not full on write, write the value
 142 🖨
                    --to memory and increment the write pointer
 143 🖨
                    if(full_status(3 downto 0) /= "1000") then
                   write_sig <= write_sig + 1;
end if;</pre>
 144
 145 🖨
 146
               end if;
 147 🖨
           end process;
 148 ;
```

```
149 🖯
            process(read_sig, write_sig)
 150
                --If the read pointer was incremented and is only one behind
                -- the write pointer, then there is only one value in memory
                -- (almost empty)
                if(read_sig + 1 = write_sig and sig = '0') then
                   full_status <= "100001";
                --If the read pointer was incremented and is only one ahead
                --of the write pointer, then memory is almost full
 159
                elsif(read_sig = write_sig + 1 and sig = '0') then
                   full_status <= "100010";
 161 🖯
                -- If the read pointer was incremented and now equals the write
 162 🖨
                --pointer, then the memory is now empty
                elsif(read_sig = write_sig and sig = '0') then
 163 ;
                   full status <= "100100";
                -- There is no scenario where a value is read and memory is full.
                --If none of the other conditions are met, then turn
 167 🖨
                --status_flags(3 downto 0) off
                elsif(sig = '0') then
 168
169
                  full_status <= "100000";
               end if;
171
               --If the write pointer was incremented and is only one ahead
                --of the read pointer, then there is only one value in memory
                --(almost empty)
               if(write_sig = read_sig + 1 and sig = '1') then
 176
177
                   full_status <= "010001";
                --- If the write pointer was incremented and is only one behind
                --the read pointer, then memory is almost full
               elsif(write_sig + 1 = read_sig and sig = 'l') then full_status <= "010010";
 180
181
182
                --If the write pointer was incremented and now equals the read
               --pointer, then the memory is now full elsif(write sig = read sig and sig = '1') then
 185
186
                   full_status <= "011000";
               --There is no scenario where a value is written and memory is empty. --If none of the other conditions are met, then turn
                --status flags(3 downto 0) off
 191
               elsif(sig = '1') then
               full_status <= "010000";
end if;
 194 🖒
           end process;
 195
 196 ¦
197 ⊖
           process(full_status)
 198 |
199 |
           begin
               status_flags <= full_status;
           end process;
 200 🖨
 202 🖨 end Behavioral;
```

### Task 2 Code

```
Lab2 Part2.vhd *
C:/Users/Alexander/Desktop/School_Assignments/ECE_357_Labs/Lab2_Part2/Lab2_Part2.srcs/sources_1/new/Lab2_Part2.vhd
Q 💾 🛧 🥕 🐰 🖺 🗈 🗙 // 🎟 🔉
 1 0 -- Mark Lee ECE 351/357 Lab 2 11 October 2019
     -- This VHDL program is similar to Task 1, but now uses a built-in FIFO -- generator customized from the Vivado IP catalog instead of my own
     -- implementation. I again use a debounced pulse from a button on the
 6 △ -- BASYS3 board to clock the reading and writing of data.
 8 | library IEEE;
  9 use IEEE.STD_LOGIC_1164.ALL;
 10 use ieee.numeric_std.ALL;
 11 ' use ieee.std_logic_unsigned.all;
13 entity Lab2_Part2 is
14 :
       Port ( enable, BTNCC, CLKK: in std_logic;
              input: in std_logic_vector (7 downto 0);
               status_flags: out std_logic_vector(5 downto 0);
 16 !
               Anodes: out std logic vector (3 downto 0);
              Cathodes: out std logic vector (6 downto 0)
        );
 19 ;
20 end Lab2 Part2;
22 architecture Behavioral of Lab2 Part2 is
24 | signal DB_pulse: std_logic;
25 | signal renable_sig: std_logic := '1';
26 | signal sig: std_logic := '0';
27 signal read_sig: std_logic_vector(3 downto 0) := "0000";
28 | signal write_sig: std_logic_vector(3 downto 0) := "0000";
 29 signal full_status: std_logic_vector(5 downto 0);
     signal wea_sig: std_logic;
 31 | signal address: std_logic_vector(3 downto 0) := "0000";
     signal output: std_logic_vector(7 downto 0);
 33 signal LED_BCD: std_logic_vector(3 downto 0);
34 | signal counter: std_logic_vector(19 downto 0);
35 signal data: std_logic_vector(7 downto 0);
36
37 -- Again, I use a debounced pulse from ECE 255 and the FIFO component
38 🖯 component DB_CLK
39
        port (CLK, BTNC: in std_logic;
             DB: out std_logic);
 41 \( \hat{\phi} \) end component;
43 COMPONENT fifo generator 0
44 !
     PORT (
45
       clk : IN STD LOGIC;
        din : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
46
       wr en : IN STD LOGIC;
47
       rd en : IN STD_LOGIC;
48
       dout : OUT STD_LOGIC_VECTOR(7 DOWNTO 0);
49
50
        full : OUT STD_LOGIC;
        almost_full : OUT STD_LOGIC;
        empty : OUT STD_LOGIC;
53 ¦
54 ¦
        almost_empty : OUT STD_LOGIC
     );
55 @ END COMPONENT;
56
58
        CLK_Component : DB_CLK port map(CLK => CLKK, BTNC => BTNCC, DB => DB_pulse);
         FIFO : fifo_generator_0 PORT MAP (clk => DB_pulse, din => input, wr_en => wea_sig,
60 ;
                rd_en => renable_sig, dout => output, full => full_status(3),
61 🖨
                almost_full => full_status(1), empty => full_status(2), almost_empty => full_status(0));
62
```

```
62 ¦
            --Increment counter until counter(18) changes value --> approximately 10ms has passed
           process (CLKK)
65 ;
          begin
66 Ö
               if (rising_edge(CLKK)) then
67
                  counter <= counter + 1;
68 🖨
69 🖨
          end process;
           --When the value for LED_BCD changes, change the output on the display
72 🖨
          process (LED_BCD)
          begin
               case LED BCD is
                   when "0000" => Cathodes <= "0000001"; -- "0"
                    when "0001" => Cathodes <= "1001111"; -- "1"
76
                   when "0010" => Cathodes <= "0010010"; -- "2"
                 when "0010" => Cathodes <= "0010010"; -- "2"
when "0011" => Cathodes <= "0000110"; -- "3"
when "0100" => Cathodes <= "1001100"; -- "4"
when "0101" => Cathodes <= "0100100"; -- "5"
when "0110" => Cathodes <= "0100000"; -- "6"
when "0111" => Cathodes <= "0001111"; -- "7"
when "1000" => Cathodes <= "00000000"; -- "8"
78
79
80
83
                 when "1001" => Cathodes <= "0000100"; -- "9"
when "1010" => Cathodes <= "0000010"; -- "A"
84
85
                  when "1011" => Cathodes <= "1100000"; -- "b"
86
                   when "1100" => Cathodes <= "0110001"; -- "C"
                   when "1101" => Cathodes <= "1000010"; -- "d"
88
                   when "1110" => Cathodes <= "0110000"; -- "E"
                    when "1111" => Cathodes <= "0111000"; -- "F"
90
                    when others =>
91
              end case;
93 ⊖
          end process;
94
95 🖯
          --When 10ms has passed, alternate displays. The right
96
           -- two displays show the read/written data in binary
97 🖨
           --coded decimal (BCD)
98 🖯
          process (counter (18))
99 1
          begin
                   case counter(19 downto 18) is
                       when "00" =>
                             Anodes <= "1110";
104 🖨
                            LED_BCD <= data(3 downto 0);
                        when "01" =>
                           Anodes <= "1101";
106
                            LED BCD <= data(7 downto 4);
                        when "10" =>
                          Anodes <= "1110";
109
                             LED BCD <= data(3 downto 0);
                        when "11" =>
                            Anodes <= "1101";
                             LED BCD <= data(7 downto 4);
                        when others=>
                   end case;
          end process;
```

```
-- The status flags (full, empty, almost full, almost empty) from the
119
           --built-in FIFO were weird --> they often displayed multiple flags simultaneously.
           -- This process fixes that error.
           process(full status)
           begin
 123 🖨
              if(enable = '0') then
                   if(full_status(3 downto 0) = "0101") then
                       status_flags <= "100100";
                   elsif(full_status(3 downto 0) = "1010") then
 126
                      status flags <= "101000";
 128
 129
                       status_flags(5 downto 4) <= "10";
                       status_flags(3 downto 0) <= full_status(3 downto 0);
                   end if;
              else
                   if(full_status(3 downto 0) = "0101") then
                       status_flags <= "010100";
134
                   elsif(full_status(3 downto 0) = "1010") then
    status_flags <= "011000";</pre>
 136
 138 ;
                       status_flags(5 downto 4) <= "01";
 139
                       status_flags(3 downto 0) <= full_status(3 downto 0);</pre>
140 🖨
141 🖨
142 🖨
           end process;
143
 144 ;
           -- Update the displaced data on the 7-segment displays
 145 🗇
          process(enable, renable_sig, wea_sig)
 146
          begin
 147 ⊖
             if(enable = '0') then
148 | 149 |
                  data <= output;
                  data <= input;
              end if;
          end process;
           --When the button is pressed, update the read/write mode and
           -- the read/write enable signals
 156 🖨
          process is
 157 ¦
158 ¦
          begin
              wait until falling_edge(DB_pulse);
              if (enable = '0') then
160
                   full status(5 downto 4) <= "10";
                  renable_sig <= '1';
wea_sig <= '0';
              else
                  full_status(5 downto 4) <= "01";
 164
                  renable_sig <= '0';
wea_sig <= '1';
 166 !
              end if;
 167 🖨
          end process;
 168 🖨
 169 ∩ end Behavioral;
```

# Simulation Code for Tasks 1 and 2

```
Q 💾 🐟 → 🐰 🛅 🛅 🗙 // 🖩 🗘
    library IEEE;
 2 | use IEEE.STD_LOGIC_1164.ALL;
 4 ⊕ entity simul is
 5 -- Port ();
 6 end simul;
 8 ⊖ architecture Behavioral of simul is
        signal enable_sim, BTNCC_sim, CLKK_sim: std_logic;
9
        signal input_sim, output_sim: std_logic_vector (7 downto 0);
        signal status_sim: std_logic_vector(5 downto 0) := "100100";
        signal Anodes_sim: std_logic_vector (3 downto 0);
13
        signal Cathodes sim: std logic vector (6 downto 0);
14
        signal read sim, write sim, addr sim: std logic vector(3 downto 0);
        signal pulse sim: std_logic;
16 | begin
        Part1: entity work.Lab2 Part1(Behavioral) port map(enable => enable sim,
        BTNCC => BTNCC_sim, CLKK => CLKK_sim, input => input_sim,
18
        status_flags => status_sim, Anodes => Anodes_sim, Cathodes => Cathodes_sim);
20
        output_sim <= << signal Part1.output : std_logic_vector(7 downto 0) >> ;
        read_sim <= << signal Part1.read_sig:std_logic_vector(3 downto 0) >> ;
        write_sim <= << signal Part1.write_sig:std_logic_vector(3 downto 0) >> ;
         addr_sim <= << signal Part1.address:std_logic_vector(3 downto 0) >> ;
        pulse_sim <= << signal Part1.DB_pulse:std_logic >> ;
26
27
```

```
26 ;
27 ;
28 \bigcirc
          process
29
          begin
30
31
              BTNCC_sim <= '0';
enable_sim <= '1';
               input_sim <= "00000000";
wait for 5ns;
BTNCC_sim <= '1';</pre>
33
34
35
36
37
38
               wait for 5ns;
BTNCC_sim <= '0';
39
40
41
               input_sim <= "00000001";
               wait for 5ns;
BTNCC_sim <= '1';
42
43
44
45
               wait for 5ns;
BTNCC_sim <= '0';
               input_sim <= "00000010";
46
47
48
               wait for 5ns;
BTNCC sim <= '1';
               wait for 5ns;
               BTNCC_sim <= '0';
49
               input_sim <= "00000011";
               wait for 5ns;
BTNCC_sim <= '1';
wait for 5ns;
53 |
54 |
55 |
56 |
               BTNCC_sim <= '0';
                 input_sim <= "00000100";
57
58
                 wait for 5ns;
59
                 BTNCC_sim <= '1';
60
                 wait for 5ns;
61
                BTNCC sim <= '0';
62
63
                 input sim <= "00000101";
                wait for 5ns;
BTNCC_sim <= '1';
64
65
                 wait for 5ns;
66
67
                 BTNCC_sim <= '0';
68
                 input_sim <= "00000110";
69
                 wait for 5ns;
70
                 BTNCC_sim <= '1';
                 wait for 5ns;
73
                 BTNCC_sim <= '0';
74
75
                 input_sim <= "00000111";
                wait for 5ns;
BTNCC_sim <= '1';
76
                 wait for 5ns;
78
                BTNCC_sim <= '0';
79
80
                input_sim <= "00001000";
81
               wait for 5ns;
BTNCC_sim <= '1';
82
                wait for 5ns;
84
85
               BTNCC_sim <= '0';
86
               input_sim <= "00001001";
wait for 5ns;</pre>
87
88
               BTNCC_sim <= '1';
89
               wait for 5ns;
BTNCC_sim <= '0';
90
91
92
93
               input sim <= "00001010";
94
               wait for 5ns;
95
               BTNCC_sim <= '1';
96
                wait for 5ns;
               BTNCC_sim <= '0';
97
               input sim <= "00001011";
99
               wait for 5ns;
BTNCC_sim <= '1';
               wait for 5ns;
BTNCC_sim <= '0';
```

```
input_sim <= "00001100";
106
                        wait for 5ns;
                        BTNCC_sim <= '1';
107
                       wait for 5ns;
BTNCC_sim <= '0';
108
109
                       input_sim <= "00001101";
wait for 5ns;
BTNCC_sim <= '1';</pre>
114
                        wait for 5ns;
115
116
                       BTNCC sim <= '0';
                       input_sim <= "00001110";
                        wait for 5ns;
                       BTNCC_sim <= '1';
wait for 5ns;
119
                        BTNCC_sim <= '0';
                        input_sim <= "00001111";
                       wait for 5ns;
BTNCC_sim <= '1';
124
                       wait for 5ns;
BTNCC_sim <= '0';
126
128
129
130
131
                       enable sim <= '0';
                      input_sim <= "00000000";
wait for 5ns;
BTNCC_sim <= '1';</pre>
133
134
135
136
137
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
                      wait for 5ns;
BTNCC_sim <= '0';
                      input_sim <= "00000001";
wait for 5ns;
BTNCC_sim <= '1';</pre>
                      wait for 5ns;
BTNCC_sim <= '0';
                      input_sim <= "00000010";
wait for 5ns;
BTNCC_sim <= '1';</pre>
                      wait for 5ns;
BTNCC_sim <= '0';
                      input_sim <= "00000011";
wait for 5ns;
BTNCC_sim <= '1';</pre>
                      wait for 5ns;
BTNCC_sim <= '0';
157 ♠ end process;
158 ♠ end Behavioral;
159 ¦
                end process;
```